Interrupt forwarding: Difference between revisions

From NESdev Wiki
Jump to navigationJump to search
m (nocash's domain moved)
(Fix link to the FDS protocol.)
 
Line 3: Line 3:
There are at least three known protocols for NMI and IRQ forwarding.
There are at least three known protocols for NMI and IRQ forwarding.


The Famicom Disk System uses [[Famicom Disk System#Pseudo-registers|this protocol]]:
The Famicom Disk System uses [[FDS BIOS#Interrupt/Reset vector controls|this protocol]]:
*NMI is JMP ($DFF6), JMP ($DFF8), or JMP ($DFFA) based on a control flag stored at $0100
*NMI is JMP ($DFF6), JMP ($DFF8), or JMP ($DFFA) based on a control flag stored at $0100
*Reset is JMP ($DFFC) so long as a signature at $0102-$0103 matches
*Reset is JMP ($DFFC) so long as a signature at $0102-$0103 matches

Latest revision as of 04:32, 4 August 2024

Instead of loading each build of an NES program onto a cartridge, some developers prefer to send code directly to RAM for more rapid development. Because the NMI and IRQ vectors are in ROM, the program in ROM needs to forward these to vectors in RAM. There are at least three known protocols for NMI and IRQ forwarding.

The Famicom Disk System uses this protocol:

  • NMI is JMP ($DFF6), JMP ($DFF8), or JMP ($DFFA) based on a control flag stored at $0100
  • Reset is JMP ($DFFC) so long as a signature at $0102-$0103 matches
  • IRQ and BRK are JMP ($DFFE)

A simplified version of this protocol is used in the romless NES program format, a subset of iNES format designed by Blargg to support a bootloader cable.

  • NMI is JMP ($07FA)
  • Reset is JMP ($07FC)
  • IRQ and BRK are JMP ($07FE)
  • Detection of a cold boot by the bootloader is unspecified

The Super FX coprocessor for the Super NES implements a similar protocol, but with each vector in RAM being an actual jump instruction instead of just an address. As described in Martin Korth's FullSNES doc, while the GSU is running, it takes the PRG ROM off the S-CPU's bus and switches in a 16-byte pseudo-ROM that contains only vectors to RAM:

.addr $0100,$0100,$0104,$0100,$0100,$0108,$0100,$010C

This produces effects equivalent to the following, which let the S-CPU run in RAM and handle interrupts while the GSU accesses ROM.

  • Reset and BRK (native) are JML $000100
  • COP is JML $000104
  • NMI is JML $000108
  • IRQ and BRK (emulation) are JML $00010C