74161: Difference between revisions
From NESdev Wiki
Jump to navigationJump to search
(cat) |
Rainwarrior (talk | contribs) (mention 74377) |
||
(3 intermediate revisions by 2 users not shown) | |||
Line 1: | Line 1: | ||
The '''74161''' (common variants 74LS161, 74HC161) is a 74-series logic 4-bit latch and upwards counter. | The '''74161''' (common variants 74LS161, 74HC161) is a 74-series logic 4-bit latch and upwards counter. | ||
The [[74377]] octal D flip-flop can be used instead where an 8-bit latch is needed. | |||
Several discrete logic [[mapper]]s use it as a latch. | Several discrete logic [[mapper]]s use it as a latch. | ||
== 74161 Pinout == | == 74161 Pinout == | ||
.--\/--. | |||
/Clear -o|01 16|-- +5V | |||
Clock --|02 15|-- CarryOut | |||
D0 --|03 14|-- Q0 | |||
D1 --|04 13|-- Q1 | |||
D2 --|05 12|-- Q2 | |||
D3 --|06 11|-- Q3 | |||
CountEnable --|07 10|-- CarryIn | |||
CountEnable --|07 10|-- CarryIn | Gnd --|08 09|o- /Load | ||
`------' | |||
== Signal descriptions == | == Signal descriptions == | ||
While /Clear is low, Q is reset to 0. | While /Clear is low, Q is reset to 0. | ||
Line 21: | Line 23: | ||
/Load causes Q to be set to the value of D on a low-to-high transition of Clock. | /Load causes Q to be set to the value of D on a low-to-high transition of Clock. | ||
== Latch Implementation == | |||
74HC161 -- NES | |||
----------------------- | |||
+5V -- +5V | |||
/Clear -- +5V | |||
Clock -- /ROMSEL | |||
/Load -- CPU R/W | |||
D0-D3 -- CPU D0-D3 (or any arbitrary selection) | |||
Q0-Q3 -- (PRG or CHR chip high address lines) | |||
CountEnable -- GND | |||
CarryIn -- GND | |||
GND -- GND | |||
In most discrete logic mappers, the 74161 is used as a latch. | |||
* '''/Clear''' high, '''CountEnable''' low, and '''CarryIn''' low. | |||
* '''/Load''' is connected to '''CPU R/W''', which goes low in preparation for a write. | |||
* '''Clock''' is connected to '''/ROMSEL''', which goes high when the CPU address is $8000 or above (A15) and stable/ready (M2). | |||
Additionally, a [[7402]] is sometimes used to disable the PRG ROM during writes, preventing [[bus conflict]]s. | |||
See: [[Cartridge connector]] | |||
[[Category:7400 series|161]] | [[Category:7400 series|161]] |
Latest revision as of 23:04, 14 December 2022
The 74161 (common variants 74LS161, 74HC161) is a 74-series logic 4-bit latch and upwards counter.
The 74377 octal D flip-flop can be used instead where an 8-bit latch is needed.
Several discrete logic mappers use it as a latch.
74161 Pinout
.--\/--. /Clear -o|01 16|-- +5V Clock --|02 15|-- CarryOut D0 --|03 14|-- Q0 D1 --|04 13|-- Q1 D2 --|05 12|-- Q2 D3 --|06 11|-- Q3 CountEnable --|07 10|-- CarryIn Gnd --|08 09|o- /Load `------'
Signal descriptions
While /Clear is low, Q is reset to 0.
When CountEnable and CarryIn are both high, a low-to-high transition on Clock increases the value of Q by 1, wrapping from 15 to 0.
CarryOut is high when CarryIn is high and Q is 15.
/Load causes Q to be set to the value of D on a low-to-high transition of Clock.
Latch Implementation
74HC161 -- NES ----------------------- +5V -- +5V /Clear -- +5V Clock -- /ROMSEL /Load -- CPU R/W D0-D3 -- CPU D0-D3 (or any arbitrary selection) Q0-Q3 -- (PRG or CHR chip high address lines) CountEnable -- GND CarryIn -- GND GND -- GND
In most discrete logic mappers, the 74161 is used as a latch.
- /Clear high, CountEnable low, and CarryIn low.
- /Load is connected to CPU R/W, which goes low in preparation for a write.
- Clock is connected to /ROMSEL, which goes high when the CPU address is $8000 or above (A15) and stable/ready (M2).
Additionally, a 7402 is sometimes used to disable the PRG ROM during writes, preventing bus conflicts.
See: Cartridge connector