Status flags: Difference between revisions

From NESdev Wiki
Jump to navigationJump to search
(old article only contains redundant information, I think the explanation from CPU status flags is better)
m (Adjusts the anchors so they don't skip the section heading.)
 
(18 intermediate revisions by 7 users not shown)
Line 1: Line 1:
The '''flags''' register, also called '''processor status''' or just '''P''', is one of the six architectural registers on the 6502 family CPU.
The '''flags''' register, also called '''processor status''' or just '''P''', is one of the six architectural registers on the 6502 family CPU. It is composed of six one-bit registers. Instructions modify one or more bits and leave others unchanged.
It is composed of six one-bit registers (see [[Status flags]]); instructions modify one or more bits and leave others unchanged.
 
== Flags ==


Instructions that save or restore the flags map them to bits in the architectural 'P' register as follows:
Instructions that save or restore the flags map them to bits in the architectural 'P' register as follows:
Line 6: Line 7:
  7  bit  0
  7  bit  0
  ---- ----
  ---- ----
  NVss DIZC
  NV1B DIZC
  |||| ||||
  |||| ||||
  |||| |||+- Carry
  |||| |||+- [[#C: Carry|Carry]]
  |||| ||+-- Zero
  |||| ||+-- [[#Z: Zero|Zero]]
  |||| |+--- Interrupt Disable
  |||| |+--- [[#I: Interrupt Disable|Interrupt Disable]]
  |||| +---- Decimal
  |||| +---- [[#D: Decimal|Decimal]]
  ||++------ No CPU effect, see: [[#The B flag|the B flag]]
  |||+------ (No CPU effect; see: [[#The B flag|the B flag]])
  |+-------- Overflow
||+------- (No CPU effect; always pushed as 1)
  +--------- Negative: Set to bit 7 of the last operation
  |+-------- [[#V: Overflow|Overflow]]
 
  +--------- [[#N: Negative|Negative]]
* The PHP and PLP instructions can be used to retrieve or set this register directly via the stack.
* [[Interrupts]], including the NMI and also the pseudo-interrupt BRK instruction implicitly save the status register to the stack.
* Interrupts returning with RTI will implicitly PLP the saved status register from the stack.
 
== C: Carry ==
 
* After ADC this is the carry result of the addition.
* After SBC or CMP this flag will be set if no borrow was the result, or alternatively a "greater than or equal" result.
* After a shift instruction (ASL, LSR, ROL, ROR) this contains the bit that was shifted out.
* Increment instructions do not affect the carry flag.
* Can be set or cleared directly with SEC, CLC.


== Z: Zero ==
* The PHP (Push Processor Status) and PLP (Pull Processor Status) instructions can be used to retrieve or set this register directly via the stack.
* [[Interrupts]] (NMI and IRQ/BRK) implicitly push the status register to the stack.
* Interrupts returning with RTI will implicitly pull the saved status register from the stack.
* The two bits with no CPU effect are ignored when pulling flags from the stack; there are no corresponding registers for them in the CPU.
* When P is displayed as a single 8-bit register by debuggers, there is no convention for what values to use for bits 5 and 4 and their values should not be considered meaningful.


* After most instructions that have a value result, if that value is zero this flag will be set.
{{Anchor|C}}
=== C: Carry ===
----
* After ADC, this is the carry result of the addition.
* After SBC or CMP, both of which do subtraction, this flag will be set if no borrow was the result, or alternatively a "greater than or equal" result.
* After a shift instruction (ASL, LSR, ROL, ROR), this contains the bit that was shifted out.
* Increment and decrement instructions do not affect the carry flag.
* Can be set or cleared directly with SEC or CLC.


== I: Interrupt Disable ==
{{Anchor|Z}}
=== Z: Zero ===
----
* After most instructions that have a value result, this flag will either be set or cleared based on whether or not that value is equal to zero.


* When set, all [[interrupts]] except the [[NMI]] are inhibited.
{{Anchor|I}}
* Can be set or cleared directly with SEI, CLI.
=== I: Interrupt Disable ===
* Automatically set by the CPU when an IRQ is triggered, and restored to its previous state by RTI.
----
* If the [[IRQ|/IRQ]] line is low (IRQ pending) when this flag is cleared, an interrupt will immediately be triggered.
* When set, IRQ [[interrupts]] are inhibited. NMI, BRK, and reset are not affected.
* Can be set or cleared directly with SEI or CLI.
* Automatically set by the CPU after pushing flags to the stack when any interrupt is triggered (NMI, IRQ/BRK, or reset). Restored to its previous state from the stack when leaving an interrupt handler with RTI.
* If an IRQ is pending when this flag is cleared (i.e. the [[IRQ|/IRQ]] line is low), an interrupt will be triggered immediately. However, the effect of toggling this flag is delayed 1 instruction when caused by SEI, CLI, or PLP.


== D: Decimal ==
{{Anchor|D}}
=== D: Decimal ===
----
* On the NES, decimal mode is disabled and so this flag has no effect. However, it still exists and can be observed and modified, as normal.
* On the original 6502, this flag causes some arithmetic instructions to use [[wikipedia:Binary-coded_decimal|binary-coded decimal]] representation to make base 10 calculations easier.
* Can be set or cleared directly with SED or CLD.


* On the NES this flag has no effect.
{{Anchor|V}}
* On the original 6502 this flag causes some arithmetic instructions to use [https://en.wikipedia.org/wiki/Binary-coded_decimal Binary Coded Decimal] representation, to make base 10 calculations easier.
=== V: Overflow ===
* Can be set or cleared directly with SED, CLD.
----
 
* ADC and SBC will set this flag if the signed result would be invalid<ref>[http://www.6502.org/tutorials/vflag.html Article: The Overflow (V) Flag Explained]</ref>, necessary for making signed comparisons<ref>[http://www.6502.org/tutorials/compare_beyond.html#5 Article: Beyond 8-bit Unsigned Comparisons], Signed Comparisons</ref>.
== V: Overflow ==
 
* ADC, SBC, and CMP will set this flag if the signed result would be invalid<ref>[http://www.6502.org/tutorials/vflag.html Article: The Overflow (V) Flag Explained]</ref>, necessary for making signed comparisons.
* BIT will load bit 6 of the addressed value directly into the V flag.
* BIT will load bit 6 of the addressed value directly into the V flag.
* Can be cleared directly with CLV. There is no corresponding set instruction.
* Can be cleared directly with CLV. There is no corresponding set instruction, and the NES CPU does not expose the 6502's Set Overflow (SO) pin.
 
== N: Negative ==


{{Anchor|N}}
=== N: Negative ===
----
* After most instructions that have a value result, this flag will contain bit 7 of that result.
* After most instructions that have a value result, this flag will contain bit 7 of that result.
* BIT will load bit 7 of the addressed value directly into the N flag.
* BIT will load bit 7 of the addressed value directly into the N flag.


== The B flag ==
{{Anchor|B}}
 
=== The B flag ===
While there are only six flags in the processor status register within the CPU, when transferred to the stack there are two additional bits. These do not represent a register that can hold a value, but examining the result pushed to the stack can be used to distinguish how they were pushed.
----
 
While there are only six flags in the processor status register within the CPU, the value pushed to the stack contains additional state in bit 4 called the B flag that can be useful to software. The value of B depends on what caused the flags to be pushed. Note that this flag does not represent a register that can hold a value, but rather a transient signal in the CPU controlling whether it was processing an interrupt when the flags were pushed. B is 0 when pushed by interrupts ([[NMI]] and [[IRQ]]) and 1 when pushed by instructions (BRK and PHP).
Some 6502 references call this the "B flag", though it does not represent an actual CPU register.
 
Two interrupts (/[[IRQ]] and /[[NMI]]) and two instructions (PHP and BRK) push the flags to the stack. In the byte pushed, bit 5 is always set to 1, and bit 4 is 1 if from an instruction (PHP or BRK) or 0 if from an interrupt line being pulled low (/IRQ or /NMI).  This is the only time and place where the B flag actually exists: not in the status register itself, but in bit 4 of the copy that is written to the stack.


{| class="tabular"
{| class="tabular"
|-
|-
! Instruction || Bits 5 and 4 || Side effects after pushing
! Cause || B flag
|-
|-
| PHP || 11 || None
| [[NMI]] || 0
|-
|-
| BRK || 11 || I is set to 1
| [[IRQ]] || 0
|-
|-
| /[[IRQ]] || 10 || I is set to 1
| BRK || 1
|-
|-
| /[[NMI]] || 10 || I is set to 1
| PHP || 1
|}
|}
Two instructions (PLP and RTI) pull a byte from the stack and set all the flags. They ignore bits 5 and 4.


The only way for an IRQ handler to distinguish /IRQ from BRK is to read the flags byte from the stack and test bit 4.
Because IRQ and BRK use the same IRQ vector, testing the state of the B flag pushed by the interrupt to the stack is the only way for an IRQ handler to distinguish between them. The B flag also allows software to identify whether [[CPU_interrupts#Interrupt_hijacking|interrupt hijacking]] has occurred, where an NMI overrides the BRK instruction, but the B flag is still set by the BRK. However, testing this bit from the stack is fairly slow, which is one reason why BRK wasn't used as a syscall mechanism. Instead, it was more often used to trigger a patching mechanism that hung off the IRQ vector: a single byte in programmable ROM would be forced to 0, and the IRQ handler would pick something to do instead based on the program counter.
The slowness of this is one reason why BRK wasn't used as a syscall mechanism.
Instead, it was more often used to trigger a patching mechanism that hung off the /IRQ vector: a single byte in PROM, UVEPROM, flash, etc. would be forced to 0, and the IRQ handler would pick something to do instead based on the program counter.


Unlike bits 5 and 4, bit 3 actually exists in P, even though it doesn't affect the ALU operation on the 2A03 or 2A07 CPU the way it does in MOS Technology's own chips.
Some debugging tools, such as [[Visual6502wiki/JssimUserHelp|Visual6502]], display the B flag as bit 4 of P as a matter of convenience.
The user can see it turn off at the start of an interrupt and back on after the CPU reads the vector.


== External links ==
== External links ==
*[http://forums.nesdev.org/viewtopic.php?p=64224#p64224 koitsu's explanation]
*[http://forums.nesdev.org/viewtopic.php?p=64224#p64224 koitsu's explanation]
=== References ===
<references/>

Latest revision as of 22:36, 24 October 2024

The flags register, also called processor status or just P, is one of the six architectural registers on the 6502 family CPU. It is composed of six one-bit registers. Instructions modify one or more bits and leave others unchanged.

Flags

Instructions that save or restore the flags map them to bits in the architectural 'P' register as follows:

7  bit  0
---- ----
NV1B DIZC
|||| ||||
|||| |||+- Carry
|||| ||+-- Zero
|||| |+--- Interrupt Disable
|||| +---- Decimal
|||+------ (No CPU effect; see: the B flag)
||+------- (No CPU effect; always pushed as 1)
|+-------- Overflow
+--------- Negative
  • The PHP (Push Processor Status) and PLP (Pull Processor Status) instructions can be used to retrieve or set this register directly via the stack.
  • Interrupts (NMI and IRQ/BRK) implicitly push the status register to the stack.
  • Interrupts returning with RTI will implicitly pull the saved status register from the stack.
  • The two bits with no CPU effect are ignored when pulling flags from the stack; there are no corresponding registers for them in the CPU.
  • When P is displayed as a single 8-bit register by debuggers, there is no convention for what values to use for bits 5 and 4 and their values should not be considered meaningful.

C: Carry


  • After ADC, this is the carry result of the addition.
  • After SBC or CMP, both of which do subtraction, this flag will be set if no borrow was the result, or alternatively a "greater than or equal" result.
  • After a shift instruction (ASL, LSR, ROL, ROR), this contains the bit that was shifted out.
  • Increment and decrement instructions do not affect the carry flag.
  • Can be set or cleared directly with SEC or CLC.

Z: Zero


  • After most instructions that have a value result, this flag will either be set or cleared based on whether or not that value is equal to zero.

I: Interrupt Disable


  • When set, IRQ interrupts are inhibited. NMI, BRK, and reset are not affected.
  • Can be set or cleared directly with SEI or CLI.
  • Automatically set by the CPU after pushing flags to the stack when any interrupt is triggered (NMI, IRQ/BRK, or reset). Restored to its previous state from the stack when leaving an interrupt handler with RTI.
  • If an IRQ is pending when this flag is cleared (i.e. the /IRQ line is low), an interrupt will be triggered immediately. However, the effect of toggling this flag is delayed 1 instruction when caused by SEI, CLI, or PLP.

D: Decimal


  • On the NES, decimal mode is disabled and so this flag has no effect. However, it still exists and can be observed and modified, as normal.
  • On the original 6502, this flag causes some arithmetic instructions to use binary-coded decimal representation to make base 10 calculations easier.
  • Can be set or cleared directly with SED or CLD.

V: Overflow


  • ADC and SBC will set this flag if the signed result would be invalid[1], necessary for making signed comparisons[2].
  • BIT will load bit 6 of the addressed value directly into the V flag.
  • Can be cleared directly with CLV. There is no corresponding set instruction, and the NES CPU does not expose the 6502's Set Overflow (SO) pin.

N: Negative


  • After most instructions that have a value result, this flag will contain bit 7 of that result.
  • BIT will load bit 7 of the addressed value directly into the N flag.

The B flag


While there are only six flags in the processor status register within the CPU, the value pushed to the stack contains additional state in bit 4 called the B flag that can be useful to software. The value of B depends on what caused the flags to be pushed. Note that this flag does not represent a register that can hold a value, but rather a transient signal in the CPU controlling whether it was processing an interrupt when the flags were pushed. B is 0 when pushed by interrupts (NMI and IRQ) and 1 when pushed by instructions (BRK and PHP).

Cause B flag
NMI 0
IRQ 0
BRK 1
PHP 1

Because IRQ and BRK use the same IRQ vector, testing the state of the B flag pushed by the interrupt to the stack is the only way for an IRQ handler to distinguish between them. The B flag also allows software to identify whether interrupt hijacking has occurred, where an NMI overrides the BRK instruction, but the B flag is still set by the BRK. However, testing this bit from the stack is fairly slow, which is one reason why BRK wasn't used as a syscall mechanism. Instead, it was more often used to trigger a patching mechanism that hung off the IRQ vector: a single byte in programmable ROM would be forced to 0, and the IRQ handler would pick something to do instead based on the program counter.

Some debugging tools, such as Visual6502, display the B flag as bit 4 of P as a matter of convenience. The user can see it turn off at the start of an interrupt and back on after the CPU reads the vector.

External links

References